Hardware-assisted thread and data mapping in hierarchical multi-core architectures
Visualizar/abrir
Data
2016Autor
Tipo
Assunto
Abstract
The performance and energy efficiency of modern architectures depend on memory locality, which can be improved by thread and data mappings considering the memory access behavior of parallel applications. In this paper, we propose IPM, a mechanism that analyzes the memory access behavior using information about the time the entry of each page resides in the Translation Lookaside Buffer (TLB). It provides very accurate information with a very low overhead. We present experimental results with sim ...
The performance and energy efficiency of modern architectures depend on memory locality, which can be improved by thread and data mappings considering the memory access behavior of parallel applications. In this paper, we propose IPM, a mechanism that analyzes the memory access behavior using information about the time the entry of each page resides in the Translation Lookaside Buffer (TLB). It provides very accurate information with a very low overhead. We present experimental results with simulation and real machines, with average performance improvements of 13.7% and energy savings of 4.4%, which come from reductions in cache misses and interconnection traffic. ...
Contido em
Acm Transactions on Architecture and Code Optimization. New York. Vol. 13 no. 3 (Set. 2016) p. 1-25
Origem
Estrangeiro
Coleções
-
Artigos de Periódicos (40304)Ciências Exatas e da Terra (6158)
Este item está licenciado na Creative Commons License