Mostrar registro simples

dc.contributor.advisorNão disponívelpt_BR
dc.contributor.authorLubaszewski, Marcelo Soarespt_BR
dc.date.accessioned2010-11-26T04:20:29Zpt_BR
dc.date.issued1994pt_BR
dc.identifier.urihttp://hdl.handle.net/10183/26862pt_BR
dc.description.abstractSi on veut assurer de fawn efficace les tests de conception, de fabrication, de maintenance et le test accompli au cours de l'application pour les systemes electroniques, on est amend a integrer le test hors-ligne et le test en-ligne dans des circuits. Ensuite, pour que les systemes complexes tirent profit des deux types de tests, une telle unification doit etre &endue du niveau circuit aux niveaux carte et module. D'autre part, bien que rintegration des techniques de test hors-ligne et en-ligne fait qu'il est possible de concevoir des systemes pour toute application securitaire, le materiel ajoute pour assurer une haute siirete de fonctionnement fait que la fiabilite de ces systemes est reduite, car la probabilite d'occurrence de fautes augmente. Confront& a ces deux aspects antagoniques, cette these se fixe l'objectif de trouver un compromis entre la securite et la fiabilite de systemes electroniques complexes. Ainsi, dans un premier temps, on propose une solution aux problemes de test hors-ligne et de diagnostic qui se posent dans les &apes intermediaires de revolution vers les cartes 100% compatibles avec le standard IEEE 1149.1 pour le test "boundary scan". Une approche pour le BIST ("Built-In Self-Test") des circuits et connexions "boundary scan" illustre ensuite retape ultime du test hors-ligne de cartes. Puis, le schema UBIST ("Unified BIST") - integrant les techniques BIST et "self-checking" pour le test en-ligne de circuits, est combine au standard IEEE 1149.1, afin d'obtenir une strategie de conception en vue du test unifie de connexions et circuits montes sur des cartes et modules. Enfin, on propose un schema tolerant les fautes et base sur la duplication de ces modules securitaires qui assure la competitivite du systeme resultant du point de vue de la fiabilite, tout en gardant sa silrete inherente.fr
dc.description.abstractOn one hand, if the goal is to ensure that the design validation, the manufacturing and the maintenance testing, along with the concurrent error detection are efficiently performed in electronic systems, one is led to integrate the off-line and the on-line testing into circuits. Then, for complex systems to make profit of these two types of tests, such unification must be extended from the circuit to the board and module levels. On the other hand, although the unification of off-line and on-line testing techniques makes possible the design of systems suiting any safety application, the hardware added for increasing the application safety also decreases the system reliability, since the probability of occurrence of faults increases. Faced to these two antagonist aspects, this thesis aims at finding a compromise between the safety and the reliability of complex electronic systems. Thus, firstly we propose a solution to the off-line test and diagnosis problems found in the intermediate steps in the evolution towards boards which are 100% compliant with the IEEE standard 1149.1 for boundary scan testing. An approach for the BIST (Built-In Self-Test) of boundary scan circuits and interconnects then illustrates the ultimate step in the board off-line testing. Next, the UBIST (Unified BIST) scheme - merging BIST and self-checking capabilities for circuit on-line testing, is combined with the IEEE standard 1149.1, in order to obtain a design strategy for unifying the tests of interconnects and circuits populating boards and modules. Finally, we propose a fault-tolerant scheme based on the duplication of these kind of modules which ensures the competitivity of the resulting system in terms of reliability at the same time as preserving the inherent module safety.en
dc.format.mimetypeapplication/pdfpt_BR
dc.language.isofrapt_BR
dc.rightsOpen Accessen
dc.subjectSûreté de fonctionnementfr
dc.subjectCircuitos integradospt_BR
dc.subjectEnsaios (Engenharia)pt_BR
dc.subjectFiabilitéfr
dc.subjectTestes : Circuitos integradospt_BR
dc.subjectTests en-ligne/hors-ligne unifiésfr
dc.subjectCartes et systèmes "selfchecking"fr
dc.subjectEngenharia de confiabilidadept_BR
dc.subject"Boundary scan"fr
dc.subjectConfiabilidade : Sistemaspt_BR
dc.subjectMicroeletrônicapt_BR
dc.subjectSystèmes "fail-safe" fiablesfr
dc.subjectDependabilityen
dc.subjectReliabilityen
dc.subjectUnified on-line/off-line testingen
dc.subjectSelf-checking boards and systemsen
dc.subjectReliable fail-safe systemsen
dc.titleLe test unifié de cartes appliqué à la conception de systèmes fiablespt_BR
dc.typeTesept_BR
dc.identifier.nrb000256281pt_BR
dc.degree.grantorInstitut National Polytechniquept_BR
dc.degree.localGrenoble, FRpt_BR
dc.degree.date1994pt_BR
dc.degree.leveldoutoradopt_BR


Thumbnail
   

Este item está licenciado na Creative Commons License

Mostrar registro simples