New techniques for improving the performance of the lockstep architecture for SEEs mitigation in FPGA embedded processors
View/ Open
Date
2009Type
Subject
Abstract
The growing availability of embedded processors inside FPGAs provides unprecedented flexibility for system designers. The use of such devices for space or mission critical applications, however, is being delayed by the lack of effective low cost techniques to mitigate radiation induced errors. In this paper a non invasive approach for the implementation of fault tolerant systems based on COTS processors embedded in FPGAs, using lockstep in conjunction with checkpoint and rollback recovery, is p ...
The growing availability of embedded processors inside FPGAs provides unprecedented flexibility for system designers. The use of such devices for space or mission critical applications, however, is being delayed by the lack of effective low cost techniques to mitigate radiation induced errors. In this paper a non invasive approach for the implementation of fault tolerant systems based on COTS processors embedded in FPGAs, using lockstep in conjunction with checkpoint and rollback recovery, is presented. The proposed approach does not require modifications in the processor architecture or in the application software. The experimental validation of this approach through fault injection is described, the corresponding results are discussed, and the addition of a write history table as a means to reduce the performance overhead imposed by previous implementations is proposed and evaluated. ...
In
IEEE transactions on nuclear science. New York. Vol. 56, no 4 (Aug. 2009), p. 1992-2000
Source
Foreign
Collections
-
Journal Articles (41542)Exact and Earth Sciences (6257)
This item is licensed under a Creative Commons License