Constraint-driven test scheduling for NoC-based systems
dc.contributor.author | Cota, Erika Fernandes | pt_BR |
dc.contributor.author | Liu, Chunsheng | pt_BR |
dc.date.accessioned | 2011-01-29T06:00:35Z | pt_BR |
dc.date.issued | 2006 | pt_BR |
dc.identifier.issn | 0278-0070 | pt_BR |
dc.identifier.uri | http://hdl.handle.net/10183/27601 | pt_BR |
dc.description.abstract | On-chip integrated network, the so-called networkon- chip (NoC), is becoming a promising communication paradigm for the next-generation embedded core-based system chips. The reuse of the on-chip network as test access mechanism has been recently proposed to handle the growing complexity of testing NoC-based systems. However, the NoC reuse is limited by the on-chip routing resources and various constraints. Therefore, efficient test-scheduling methods are required to deliver feasible test time while meeting all the constraints. In this paper, the authors propose a comprehensive approach to test scheduling in NoC-based systems. The proposed scheduling algorithm is based on the use of dedicated routing path that is suitable for nonpreemptive test. The algorithm is improved by incorporating both preemptive and nonpreemptive tests. In addition, BIST, precedence, and power constraints were taken into consideration. Experimental results for the ITC’02 system-on-chip benchmarks show that the nonpreemptive scheduling based on dedicated path can efficiently reduce test application time compared to previous work, and the improved method provides a practical solution to the real-world NoC-based-system testing with both preemptive and nonpreemptive cores. It is also shown that various constraints can be incorporated to deliver a comprehensive test solution. | en |
dc.format.mimetype | application/pdf | pt_BR |
dc.language.iso | eng | pt_BR |
dc.relation.ispartof | IEEE transactions on CAD of integrated circuits and systems. New York. Vol. 25, no. 11 (Nov. 2006), p. 2465-2478 | pt_BR |
dc.rights | Open Access | en |
dc.subject | Network-on-chip (NoC) | en |
dc.subject | Microeletrônica | pt_BR |
dc.subject | System-on-chip (SoC) testing | en |
dc.subject | Test access mechanism (TAM) | en |
dc.subject | Test scheduling | en |
dc.title | Constraint-driven test scheduling for NoC-based systems | pt_BR |
dc.type | Artigo de periódico | pt_BR |
dc.identifier.nrb | 000581218 | pt_BR |
dc.type.origin | Estrangeiro | pt_BR |
Files in this item
This item is licensed under a Creative Commons License
-
Journal Articles (40361)Exact and Earth Sciences (6164)