MOSFET ZTC condition analysis for a self-biased current reference design
dc.contributor.author | Toledo, Pedro Filipe Leite Correia de | pt_BR |
dc.contributor.author | Klimach, Hamilton Duarte | pt_BR |
dc.contributor.author | Cordova Vivas, David Javier | pt_BR |
dc.contributor.author | Bampi, Sergio | pt_BR |
dc.contributor.author | Fabris, Eric Ericson | pt_BR |
dc.date.accessioned | 2023-06-30T03:31:19Z | pt_BR |
dc.date.issued | 2015 | pt_BR |
dc.identifier.issn | 1807-1953 | pt_BR |
dc.identifier.uri | http://hdl.handle.net/10183/259654 | pt_BR |
dc.description.abstract | In this paper a self-biased current reference based on Metal-Oxide-Semiconductor Field Effect Transistor (MOSFET) Zero Temperature Coefficient (ZTC) condition is proposed. It can be imple mented in any Complementary Metal-Oxide-Semiconductor (CMOS) fabrication process and pro vides another alternative to design current references. In order to support the circuit design, ZTC condition is analyzed using a MOSFET model that is continuous from weak to strong inversion, show ing that this condition always occurs from moderate to strong inversion in any CMOS process. The proposed topology was designed in a 180 nm process, operates with a supply voltage from 1.4V to 1.8 V and occupies around 0.010mm2 of silicon area. From circuit simulations our reference showed a temperature coefficient (TC) of 15 ppm/o C from -40 to +85o C, and a fabrication process sensitivity of σ/μ = 4.5% for the current reference, including average process and local mismatch variability analysis. The simulated power supply sensitivity is estimated around 1%/V. | en |
dc.format.mimetype | application/pdf | pt_BR |
dc.language.iso | eng | pt_BR |
dc.relation.ispartof | Journal of integrated circuits and systems. Porto Alegre, RS. Vol. 10, n. 2 (Aug. 2015), p. 103-112 | pt_BR |
dc.rights | Open Access | en |
dc.subject | MOSFET ZTC condition | en |
dc.subject | Mosfet | pt_BR |
dc.subject | Current reference source | en |
dc.subject | Semicondutores | pt_BR |
dc.subject | Simulação numérica | pt_BR |
dc.subject | Low temperature coefficient | en |
dc.subject | Método de Monte Carlo | pt_BR |
dc.title | MOSFET ZTC condition analysis for a self-biased current reference design | pt_BR |
dc.type | Artigo de periódico | pt_BR |
dc.identifier.nrb | 000983871 | pt_BR |
dc.type.origin | Nacional | pt_BR |
Este item está licenciado na Creative Commons License
-
Artigos de Periódicos (40361)Ciências Exatas e da Terra (6164)
-
Artigos de Periódicos (40361)Engenharias (2440)